

# TPS3702 High-Accuracy, Overvoltage and Undervoltage Monitor

## 1 Features

- Input Voltage Range: 2 V to 18 V
- High Threshold Accuracy:
  - 0.25% (typ)
  - 0.9% (–40°C to 125°C)
- Fixed Window Thresholds Optimized for Nominal Rails Between 1 V and 5 V
- Open-Drain Outputs for Overvoltage and Undervoltage Indication
- Internal Glitch Immunity
- Threshold Adjust Using the SET Pin
- Low Quiescent Current: 7  $\mu$ A (typ)
- Internal Threshold Hysteresis: 0.55%, 1.0%
- SOT-6 Package

## 2 Applications

- FPGA and ASIC Applications
- DSP-Based Systems
- Industrial Control Systems
- Factory Automation
- Personal Electronics
- Building Automation
- Motor Drives



## 3 Description

The TPS3702 is an integrated overvoltage and undervoltage window detector in a small SOT-6 package. This highly accurate voltage monitor is ideal for systems that operate on low-voltage supply rails and have narrow margin supply tolerances. Low threshold hysteresis options of 0.55% and 1.0% prevent false reset signals when the monitored voltage supply is in its normal range of operation. Internal glitch immunity and noise filters further eliminate false resets resulting from erroneous signals.

The TPS3702 does not require any external resistors for setting overvoltage and undervoltage reset thresholds, which further increases overall accuracy and reduces solution size and cost. The SET pin is used to select between the two available threshold voltages designed into each device. A separate SENSE input pin and VDD pin allow for the redundancy sought by safety-critical and high-reliability systems. This device also features independent reset outputs for the OV and UV pins; as a result of the open-drain configuration, UV and OV can be tied together.

This device has a low typical quiescent current specification of 7  $\mu$ A and is qualified for use over the industrial temperature range of –40°C to 125°C.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPS3702     | SOT (6) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## Typical Application Circuit



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|          |                                        |           |           |                                                                         |           |
|----------|----------------------------------------|-----------|-----------|-------------------------------------------------------------------------|-----------|
| <b>1</b> | <b>Features</b>                        | <b>1</b>  | 7.3       | Feature Description.....                                                | 11        |
| <b>2</b> | <b>Applications</b>                    | <b>1</b>  | 7.4       | Device Functional Modes.....                                            | 12        |
| <b>3</b> | <b>Description</b>                     | <b>1</b>  | <b>8</b>  | <b>Application and Implementation</b>                                   | <b>13</b> |
| <b>4</b> | <b>Revision History</b>                | <b>2</b>  | 8.1       | Application Information.....                                            | 13        |
| <b>5</b> | <b>Pin Configuration and Functions</b> | <b>3</b>  | 8.2       | Typical Application .....                                               | 17        |
| <b>6</b> | <b>Specifications</b>                  | <b>4</b>  | <b>9</b>  | <b>Power Supply Recommendations</b> .....                               | <b>19</b> |
| 6.1      | Absolute Maximum Ratings .....         | 4         | <b>10</b> | <b>Layout</b> .....                                                     | <b>19</b> |
| 6.2      | ESD Ratings.....                       | 4         | 10.1      | Layout Guidelines .....                                                 | 19        |
| 6.3      | Recommended Operating Conditions ..... | 4         | 10.2      | Layout Example .....                                                    | 19        |
| 6.4      | Thermal Information .....              | 4         | <b>11</b> | <b>Device and Documentation Support</b> .....                           | <b>20</b> |
| 6.5      | Electrical Characteristics.....        | 5         | 11.1      | Device Support.....                                                     | 20        |
| 6.6      | Timing Requirements .....              | 6         | 11.2      | Documentation Support .....                                             | 21        |
| 6.7      | Typical Characteristics .....          | 7         | 11.3      | Trademarks .....                                                        | 21        |
| <b>7</b> | <b>Detailed Description</b>            | <b>10</b> | 11.4      | Electrostatic Discharge Caution .....                                   | 21        |
| 7.1      | Overview .....                         | 10        | 11.5      | Glossary .....                                                          | 21        |
| 7.2      | Functional Block Diagram .....         | 10        | <b>12</b> | <b>Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>21</b> |

## 4 Revision History

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| January 2015 | *        | Initial release |

## 5 Pin Configuration and Functions



### Pin Functions

| PIN |       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                       |
|-----|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  |     |                                                                                                                                                                                                                                                                                                                   |
| 1   | UV    | O   | Active-low, open-drain undervoltage output. This pin goes low when the SENSE voltage falls below the internally set undervoltage threshold ( $V_{IT^-}$ ). See the timing diagram in <a href="#">Figure 1</a> for more details. Connect this pin to a pull-up resistor terminated to the desired pull-up voltage. |
| 2   | GND   | —   | Ground                                                                                                                                                                                                                                                                                                            |
| 3   | SENSE | I   | Input for the monitored supply voltage rail. When the SENSE voltage goes below the undervoltage threshold, the UV pin is driven low. When the SENSE voltage goes above the overvoltage threshold, the OV pin is driven low.                                                                                       |
| 4   | SET   | I   | Use this pin to configure the threshold voltages. Refer to <a href="#">Table 3</a> for the desired configuration.                                                                                                                                                                                                 |
| 5   | VDD   | I   | Supply voltage input pin. To power the device, connect a voltage supply (within the range of 2 V and 18 V) to VDD. Good analog design practice is to place a 0.1- $\mu$ F ceramic capacitor close to this pin.                                                                                                    |
| 6   | OV    | O   | Active-low, open-drain overvoltage output. This pin goes low when the SENSE voltage rises above the internally set overvoltage threshold ( $V_{IT^+}$ ). See the timing diagram in <a href="#">Figure 1</a> for more details. Connect this pin to a pull-up resistor terminated to the desired pull-up voltage.   |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                      | MIN                                | MAX | UNIT |
|------------------------------------------------------|----------------------|------------------------------------|-----|------|
| Voltage                                              | $V_{DD}$             | -0.3                               | 20  | V    |
|                                                      | $V_{UV}, V_{OV}$     | -0.3                               | 20  | V    |
|                                                      | $V_{SENSE}, V_{SET}$ | -0.3                               | 7   | V    |
| Current                                              | $I_{UV}, I_{OV}$     |                                    | ±40 | mA   |
| Continuous total power dissipation                   |                      | See the <i>Thermal Information</i> |     |      |
| Operating junction temperature, $T_J$ <sup>(2)</sup> |                      | -40                                | 125 | °C   |
| Storage temperature, $T_{STG}$                       |                      | -65                                | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

### 6.2 ESD Ratings

|             |                         | VALUE                                                                          | UNIT  |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |
|             |                         | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                    | MIN | NOM | MAX    | UNIT |
|------------------|--------------------|-----|-----|--------|------|
| $V_{DD}$         | Supply pin voltage | 2   |     | 18     | V    |
| $V_{SENSE}$      | Input pin voltage  | 0   |     | 6.5    | V    |
| $V_{SET}$        | SET pin voltage    | 0   |     | 6.5    | V    |
| $V_{UV}, V_{OV}$ | Output pin voltage | 0   |     | 18     | V    |
| $I_{UV}, I_{OV}$ | Output pin current | 0.3 |     | 10     | mA   |
| $R_{PU}$         | Pull-up resistor   | 2.2 |     | 10,000 | kΩ   |

### 6.4 Thermal Information

|                             | THERMAL METRIC <sup>(1)</sup>                | SOT    | UNIT |
|-----------------------------|----------------------------------------------|--------|------|
|                             |                                              | 6 PINS |      |
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance       | 201.6  | °C/W |
| $R_{\theta JC(\text{top})}$ | Junction-to-case (top) thermal resistance    | 47.8   |      |
| $R_{\theta JB}$             | Junction-to-board thermal resistance         | 51.2   |      |
| $\Psi_{JT}$                 | Junction-to-top characterization parameter   | 0.7    |      |
| $\Psi_{JB}$                 | Junction-to-board characterization parameter | 50.8   |      |
| $R_{\theta JC(\text{bot})}$ | Junction-to-case (bottom) thermal resistance | N/A    |      |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](#).

## 6.5 Electrical Characteristics

At  $2 \text{ V} \leq V_{\text{DD}} \leq 18 \text{ V}$ ,  $1 \text{ V} \leq V_{\text{SENSE}} \leq 5 \text{ V}$ , and over the operating free-air temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , unless otherwise noted. Typical values are at  $T_J = 25^{\circ}\text{C}$ .

| PARAMETER            | TEST CONDITIONS                       | MIN                                                                                 | TYP   | MAX          | UNIT          |
|----------------------|---------------------------------------|-------------------------------------------------------------------------------------|-------|--------------|---------------|
| $V_{\text{DD}}$      | Supply voltage range                  | 2                                                                                   |       | 18           | V             |
| $V_{\text{IT+}(OV)}$ | Positive-going threshold accuracy     | $V_{\text{SET}} \leq V_{\text{IL(SET)}}$ , $V_{\text{SET}} \geq V_{\text{IH(SET)}}$ | -0.9% | $\pm 0.25\%$ | 0.9%          |
| $V_{\text{IT-}(UV)}$ | Negative-going threshold accuracy     | $V_{\text{SET}} \leq V_{\text{IL(SET)}}$ , $V_{\text{SET}} \geq V_{\text{IH(SET)}}$ | -0.9% | $\pm 0.25\%$ | 0.9%          |
| $V_{\text{HYS}}$     | Hysteresis voltage <sup>(1)</sup>     | TPS3702xXX                                                                          | 0.3%  | 0.55%        | 0.8%          |
| $V_{(\text{POR})}$   | Power-on reset voltage <sup>(2)</sup> | $V_{\text{OL(max)}} = 0.25 \text{ V}$ , $I_{\text{OUT}} = 15 \mu\text{A}$           |       | 0.8          | V             |
| $I_{\text{DD}}$      | Supply current                        | $V_{\text{DD}} = 2 \text{ V}$                                                       | 6.0   | 10           | $\mu\text{A}$ |
|                      |                                       | $V_{\text{DD}} \geq 5 \text{ V}$                                                    | 7.0   | 12           | $\mu\text{A}$ |
| $I_{\text{SENSE}}$   | Input current, SENSE pin              | $V_{\text{SENSE}} = 5 \text{ V}$                                                    | 1     | 1.5          | $\mu\text{A}$ |
| $I_{\text{SET}}$     | Internal pull-up current, SET pin     | $V_{\text{DD}} = 18 \text{ V}$ , SET pin = GND                                      | 600   |              | nA            |
| $V_{\text{OL}}$      | Low-level output voltage              | $V_{\text{DD}} = 1.3 \text{ V}$ , $I_{\text{OUT}} = 0.4 \text{ mA}$                 |       | 250          | mV            |
|                      |                                       | $V_{\text{DD}} = 2 \text{ V}$ , $I_{\text{OUT}} = 3 \text{ mA}$                     |       | 250          | mV            |
|                      |                                       | $V_{\text{DD}} = 5 \text{ V}$ , $I_{\text{OUT}} = 5 \text{ mA}$                     |       | 250          | mV            |
| $V_{\text{IL(set)}}$ | Low-level SET pin input voltage       |                                                                                     |       | 250          | mV            |
| $V_{\text{IH(set)}}$ | High-level SET pin input voltage      |                                                                                     | 750   |              | mV            |
| $I_{\text{D(leak)}}$ | Open-drain output leakage current     | $V_{\text{PU}} = V_{\text{DD}}$                                                     |       | 300          | nA            |
| $I_{\text{LKG(od)}}$ |                                       | $V_{\text{DD}} = 2 \text{ V}$ , $V_{\text{PU}} = 18 \text{ V}$                      |       | 300          | nA            |
| UVLO                 | Undervoltage lockout <sup>(3)</sup>   | $V_{\text{DD}}$ falling                                                             | 1.3   | 1.7          | V             |

(1) Hysteresis is 0.55% of the nominal trip point.

(2) The outputs are undetermined below  $V_{(\text{POR})}$ .

(3) When  $V_{\text{DD}}$  falls below UVLO, UV is driven low and OV goes to high impedance.

## 6.6 Timing Requirements

At  $V_{DD} = 2$  V, 2.5% input overdrive<sup>(1)</sup> with  $R_{PU} = 10$  k $\Omega$ ,  $V_{OH} = 0.9 \times V_{DD}$ , and  $V_{OL} = 400$  mV, unless otherwise noted.  $R_{PU}$  refers to the pull-up resistor at the UV and OV pins.

|              |                                              | MIN | NOM  | MAX | UNIT    |
|--------------|----------------------------------------------|-----|------|-----|---------|
| $t_{pd(HL)}$ | High-to-low propagation delay <sup>(2)</sup> |     | 19   |     | $\mu$ s |
| $t_{pd(LH)}$ | Low-to-high propagation delay <sup>(2)</sup> |     | 35   |     | $\mu$ s |
| $t_R$        | Output rise time <sup>(3)</sup>              |     | 2.2  |     | $\mu$ s |
| $t_F$        | Output fall time <sup>(3)</sup>              |     | 0.22 |     | $\mu$ s |
| $t_{SD}$     | Startup delay <sup>(4)</sup>                 |     | 300  |     | $\mu$ s |

(1) Overdrive =  $| (V_{(VDD)} / V_{IT} - 1) \times 100\% |$ .

(2) High-to-low and low-to-high refers to the transition at the SENSE pin.

(3) Output transitions from 10% to 90% for rise times and 90% to 10% for fall times.

(4) During the power-on sequence,  $V_{DD}$  must be at or above 2 V for at least  $t_{SD}$  before the output is in the correct state.



Figure 1. Timing Diagram

## 6.7 Typical Characteristics

At  $T_J = 25^\circ\text{C}$ ,  $V_{DD} = 3\text{ V}$ , and  $R_{PU} = 10\text{ k}\Omega$ , unless otherwise noted.



Performance is across  $V_{DD}$  with SET high or low

**Figure 2. Undervoltage Accuracy vs Temperature**



Performance is across  $V_{DD}$  with SET high or low

**Figure 3. Overvoltage Accuracy vs Temperature**



Performance is across  $V_{DD}$  with SET high or low

**Figure 4. Undervoltage Accuracy Distribution**



Performance is across  $V_{DD}$  with SET high or low

**Figure 5. Overvoltage Accuracy Distribution**



**Figure 6. Supply Current vs Supply Voltage**



**Figure 7. Undervoltage Lockout Threshold vs Temperature**

## Typical Characteristics (continued)

At  $T_J = 25^\circ\text{C}$ ,  $V_{DD} = 3\text{ V}$ , and  $R_{PU} = 10\text{ k}\Omega$ , unless otherwise noted.



Figure 8. Undervoltage Propagation Delay vs Overdrive



Figure 9. Overvoltage Propagation Delay vs Overdrive



Figure 10. Undervoltage Propagation Delay vs Overdrive



Figure 11. Overvoltage Propagation Delay vs Overdrive



Figure 12. Low-Level Output Voltage vs Output Current



Figure 13. Low-Level Output Voltage vs Output Current

**Typical Characteristics (continued)**

At  $T_J = 25^\circ\text{C}$ ,  $V_{DD} = 3\text{ V}$ , and  $R_{PU} = 10\text{ k}\Omega$ , unless otherwise noted.

**Figure 14. SET Threshold vs Temperature**

## 7 Detailed Description

### 7.1 Overview

The TPS3702 family of devices combines two comparators and a precision reference for overvoltage and undervoltage detection. The TPS3702 features a wide supply voltage range (2 V to 18 V) and highly accurate window threshold voltages (0.9% over temperature). The TPS3702 is designed for systems that require an active low signal if the voltage from the monitored power supply exits the accuracy band. The outputs can be pulled up to 18 V and can sink up to 10 mA.

Unlike many other window comparators, the TPS3702 includes the resistors used to set the overvoltage and undervoltage thresholds internal to the device. These internal resistors allow for lower component counts and greatly simplifies the design because no additional margins are needed to account for the accuracy of external resistors.

The TPS3702 is designed to assert active low output signals when the monitored voltage is outside the window band. The relationship between the monitored voltage and the states of the outputs is shown in [Table 1](#).

**Table 1. Truth Table**

| CONDITION                              | OUTPUT  | STATUS               |
|----------------------------------------|---------|----------------------|
| $\text{SENSE} < V_{IT-(UV)}$           | UV low  | UV is asserted       |
| $\text{SENSE} > V_{IT-(UV)} + V_{HYS}$ | UV high | UV is high impedance |
| $\text{SENSE} > V_{IT+(OV)}$           | OV low  | OV is asserted       |
| $\text{SENSE} < V_{IT+(OV)} - V_{HYS}$ | OV high | OV is high impedance |

### 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Input (SENSE)

The TPS3702 combines two comparators with a precision reference voltage and a trimmed resistor divider. Only a single external input is monitored by the two comparators because the resistor divider is internal to the device. This configuration optimizes device accuracy because all resistor tolerances are accounted for in the accuracy and performance specifications. Both comparators also include built-in hysteresis that provides some noise immunity and ensures stable operation.

The SENSE input can vary from ground to 6.5 V (7.0 V, absolute maximum), regardless of the device supply voltage used. Although not required in most cases, for noisy applications good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the SENSE input in order to reduce sensitivity to transient voltages on the monitored signal.

For the undervoltage comparator, the undervoltage output is driven to logic low when the SENSE voltage drops below the undervoltage falling threshold,  $V_{IT-}(UV)$ . When the voltage exceeds the undervoltage rising threshold,  $V_{IT+}(UV)$  (which is  $V_{IT-}(UV) + V_{HYS}$ ), the undervoltage output goes to a high-impedance state; see [Figure 1](#).

For the overvoltage comparator, the overvoltage output is driven to logic low when the voltage at SENSE exceeds the overvoltage rising threshold,  $V_{IT+}(OV)$ . When the voltage drops below the overvoltage falling threshold,  $V_{IT-}(OV)$  (which is  $V_{IT+}(OV) - V_{HYS}$ ), the overvoltage output goes to a high-impedance state; see [Figure 1](#). Together, these two comparators form a window-detection function as described in the [Window Comparator Considerations](#) section. Also see the [Device Nomenclature](#) section.

### 7.3.2 Outputs (UV, OV)

In a typical TPS3702 application, the outputs are connected to a reset or enable input of a processor [such as a digital signal processor (DSP), application-specific integrated circuit (ASIC), or other processor type] or the outputs are connected to the enable input of a voltage regulator [such as a dc-dc converter or low-dropout regulator (LDO)].

The TPS3702 provides two open-drain outputs (UV and OV) and uses pull-up resistors to hold these lines high when the output goes to a high-impedance state. Connect the pull-up resistors to the proper voltage rails to enable the outputs to be connected to other devices at the correct interface voltage levels. The TPS3702 outputs can be pulled up to 18 V, independent of the device supply voltage. To ensure proper voltage levels, give some consideration when choosing the pull-up resistor values. The pull-up resistor value is determined by  $V_{OL}$ , output capacitive loading, and output leakage current ( $I_{D(leak)}$ ). These values are specified in the [Electrical Characteristics](#) table. Use wired-OR logic to merge the undervoltage and overvoltage signals into one logic signal that goes low if either outputs are asserted because of a fault condition.

[Table 1](#) describes how the outputs are either asserted low or high impedance. See [Figure 1](#) for a timing diagram that describes the relationship between the threshold voltages and the respective output.

### 7.3.3 User-Configurable Accuracy Band (SET)

The TPS3702 has an innovative feature allowing each device to be set for one of two accuracy bands, [Table 3](#) describes the available accuracy bands with nominal thresholds ranging from  $\pm 2\%$  to  $\pm 10\%$  of the monitored rail nominal voltage. Forcing the voltage on the SET pin above the high-level SET pin input voltage,  $V_{IH(SET)}$ , sets the thresholds for the tighter window whereas forcing the voltage on the SET pin below the low-level SET pin input voltage,  $V_{IL(SET)}$ , sets the thresholds for the wider window.

Using the TPS3702Cxxx as an example, when  $V_{SET} \geq V_{IH(SET)}$  the nominal thresholds are set to  $\pm 4\%$  (see [Figure 15](#)). Thus, when the positive-going and negative-going threshold accuracy is accounted for, the device outputs an active low signal for voltage excursions outside a  $\pm 4.9\%$  band (worst case), which is calculated by taking the nominal threshold percentage for that given part number and adding that value to the threshold accuracy found in the [Specifications](#) section. Similarly, when  $V_{SET} \leq V_{IL(SET)}$ , the nominal thresholds are set to  $\pm 9\%$  and the device outputs an active low signal for voltage excursions outside the  $\pm 9.9\%$  band (worst case).

The ability for the user to change the accuracy band allows a system to programmatically change the accuracy band during certain conditions. One example is during system start up when the monitored voltage can be slightly outside its typical accuracy specifications but a reset signal is not desired. In this case,  $V_{SET}$  can be set below  $V_{IL(SET)}$  to detect voltage excursions outside the 10% band and, after the system is fully started up,  $V_{SET}$  can be pulled higher than  $V_{IH(SET)}$ , thus tightening the band to  $\pm 5\%$ .

## Feature Description (continued)



Figure 15. TPS3702Cxxx User-Configurable Accuracy Bands

Another benefit of allowing the user to change the accuracy band is the reduction in qualification costs. Users who have multiple rail monitoring needs (such as some rails that must be within  $\pm 5\%$  of the nominal voltage and other rails that must be within  $\pm 10\%$  of the same nominal voltage) benefit by only having to spend the time and money qualifying one device instead of two.

## 7.4 Device Functional Modes

### 7.4.1 Normal Operation ( $V_{DD} > UVLO$ )

When the voltage on VDD is greater than UVLO for approximately 300  $\mu$ s ( $t_{SD}$ ), the undervoltage and overvoltage signals correspond to the voltage on the SENSE pin; see Table 1.

### 7.4.2 Undervoltage Lockout ( $V_{(POR)} < V_{DD} < UVLO$ )

When the voltage on VDD is less than the device UVLO voltage but greater than the power-on reset voltage ( $V_{(POR)}$ ), the undervoltage output is asserted and the overvoltage output is high impedance, regardless of the voltage on SENSE.

### 7.4.3 Power-On Reset ( $V_{DD} < V_{(POR)}$ )

When the voltage on VDD is lower than the required voltage to internally pull the asserted output to GND ( $V_{(POR)}$ ), both outputs are undefined and are not to be relied upon for proper device function.

## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS3702 is a precision window comparator that can be used in several different configurations. The supply voltage ( $V_{DD}$ ), the monitored voltage, and the output pullup voltage can be independent voltages or connected in many configurations. [Figure 16](#) shows how the outputs operate with respect to the voltage on the SENSE pin.



**Figure 16. Window Comparator Operation**

The following sections show the connection configurations and the voltage limitations for each configuration.

## Application Information (continued)

### 8.1.1 Window Comparator Considerations

The inverting and noninverting configurations of the comparators form a window-comparator detection circuit by using the internal resistor divider. The internal resistor divider allows for set voltage thresholds that already account for the tolerances of the resistors in the resistor divider. The UV and OV pins signal undervoltage and overvoltage conditions, respectively, on the SENSE pin, as shown in [Figure 17](#).



**Figure 17. Window Comparator Schematic**

The TPS3702 flags the overvoltage or undervoltage conditions with the most accuracy in order to ensure proper system operation. The highest accuracy threshold voltages are  $V_{IT-(UV)}$  and  $V_{IT+(OV)}$ , and correspond with the falling SENSE undervoltage flag and the rising SENSE overvoltage flag, respectively. These thresholds represent the accuracy when the monitored voltage changes from being within the desired window (when both the undervoltage and overvoltage outputs are high) to when the monitored voltage goes outside the desired window, indicating a fault condition. If the monitored voltage is outside of the valid window ( $V_{SENSE}$  is less than the undervoltage limit,  $V_{IT-(UV)}$ , or greater than overvoltage limit,  $V_{IT+(OV)}$ ), then the SENSE threshold voltages to enter into the valid window are  $V_{IT+(UV)} = V_{IT-(UV)} + V_{HYS}$  or  $V_{IT-(OV)} = V_{IT+(OV)} - V_{HYS}$ .

## Application Information (continued)

### 8.1.2 Input and Output Configurations

Figure 18 to Figure 20 illustrate examples of the various input and output configurations.



**Figure 18. Interfacing to Voltages Other Than  $V_{DD}$**



**Figure 19. Monitoring the Same Voltage as  $V_{DD}$  with Wired-OR Logic**

## Application Information (continued)



**Figure 20. Monitoring a Voltage Other Than  $V_{DD}$  with Wired-OR Logic**

Note that the SENSE input can also monitor voltages that are higher than  $V_{SENSE\ (max)}$  or that may not be designed for rail voltages with the use of an external resistor divider network. If a resistor divider is used to reduce the voltage on the SENSE pin, ensure that the  $I_{SENSE}$  current is accounted for so the accuracy is not unexpectedly affected. As a general approximation, the current flowing through the resistor divider to ground must be greater than 100 times the current going into the SENSE pin. See application report *Optimizing Resistor Dividers at a Comparator Input (SLVA450)* for a more in-depth discussion on setting an external resistor divider.

### 8.1.3 Immunity to SENSE Pin Voltage Transients

The TPS3702 is immune to short voltage transient spikes on the input pins. Sensitivity to transients depends on both transient duration and overdrive (amplitude) of the transient.

Overdrive is defined by how much the  $V_{SENSE}$  exceeds the specified threshold, and is important to know because the smaller the overdrive, the slower the response of the outputs (UV and OV). Threshold overdrive is calculated as a percent of the threshold in question, as shown in [Equation 1](#):

$$\text{Overdrive} = |(V_{SENSE} / V_{IT} - 1) \times 100\%|$$

where:

- $V_{IT}$  is either  $V_{IT-}$  or  $V_{IT+}$  for UV or OV.

(1)

[Figure 8](#) to [Figure 11](#) illustrate the  $V_{SENSE}$  minimum detectable pulse versus overdrive, and can be used to visualize the relationship that overdrive has on propagation delay.

## 8.2 Typical Application



Figure 21.  $\pm 5\%$  Window Monitoring for SOC Power Rails

### 8.2.1 Design Requirements

Table 2. Design Parameters

| PARAMETER                          | DESIGN REQUIREMENT                                                                      | DESIGN RESULT                                                                             |
|------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Monitored rails                    | 3.3-V nominal, with alerts if outside of $\pm 5\%$ of 3.3 V (including device accuracy) | Worst case $V_{IT+(OV)} = 3.463$ V (4.94%),<br>Worst case $V_{IT-(UV)} = 3.139$ V (4.86%) |
|                                    | 1.8-V nominal, with alerts if outside of $\pm 5\%$ of 1.8 V (including device accuracy) | Worst case $V_{IT+(OV)} = 1.889$ V (4.94%),<br>Worst case $V_{IT-(UV)} = 1.712$ V (4.86%) |
|                                    | 1.2-V nominal, with alerts if outside of $\pm 5\%$ of 1.2 V (including device accuracy) | Worst case $V_{IT+(OV)} = 1.259$ V (4.94%),<br>Worst case $V_{IT-(UV)} = 1.142$ V (4.86%) |
| Output logic voltage               | 3.3-V CMOS                                                                              | 3.3-V CMOS                                                                                |
| Maximum device current consumption | 50 $\mu$ A                                                                              | 40.5 $\mu$ A (max), 24 $\mu$ A (typ)                                                      |

### 8.2.2 Detailed Design Procedure

Determine which version of the TPS3702 best suits the application nominal rail and window tolerances. See [Table 3](#) for selecting the appropriate device number for the application needs. If the nominal rail voltage to be monitored is not listed as an option, a resistor divider can be used to reduce the voltage to a nominal voltage that is available. The current  $I_{SENSE}$  causes an error in the voltage detected at the SENSE pin because the SENSE current only flows through the resistor at the top of the resistor divider. The larger the current through the resistor divider to ground, the smaller this error will be. To optimize this resistor divider, refer to application report [Optimizing Resistor Dividers at a Comparator Input \(SLVA450\)](#) for more information.

When the outputs switch to the high-Z state, the rise time of the UV or OV node depends on the pull-up resistance and the capacitance on that node. Choose pull-up resistors that satisfy both the downstream timing requirements and the sink current required to have a  $V_{OL}$  low enough for the application; 10-k $\Omega$  to 1-M $\Omega$  resistors are a good choice for low-capacitive loads.

### 8.2.3 Application Curves



$V_{SENSE}$  goes from 0 V to 3.47 V ( $V_{IT+}(OV)$ ),  $V_{DD} = 3.3$  V,  
 $V_{PULLUP} = 3.3$  V

**Figure 22. TPS3702CX33 Window Comparator Function**



$V_{DD}$  goes from 0 V to 3.3 V,  $V_{SENSE} = 3.47$  V (above  $V_{IT+}(OV)$ )

**Figure 23. TPS3702CX33 Startup with  $V_{PULLUP} = 3$  V**



$V_{DD}$  goes from 0 V to 3.3 V,  $V_{SENSE} = 3.3$  V

**Figure 24. TPS3702CX33 Startup with  $V_{PULLUP} = V_{DD}$**

## 9 Power Supply Recommendations

The TPS3702 is designed to operate from an input voltage supply range between 2 V and 18 V. An input supply capacitor is not required for this device; however, if the input supply is noisy good analog practice is to place a 0.1- $\mu$ F capacitor between the VDD pin and the GND pin. This device has a 20-V absolute maximum rating on the VDD pin. If the voltage supply providing power to VDD is susceptible to any large voltage transient that can exceed 20 V, additional precautions must be taken.

## 10 Layout

### 10.1 Layout Guidelines

- Place the VDD decoupling capacitor close to the device.
- Avoid using long traces for the VDD supply node. The VDD capacitor ( $C_{VDD}$ ), along with parasitic inductance from the supply to the capacitor, can form an LC tank and create ringing with peak voltages above the maximum VDD voltage.

### 10.2 Layout Example



**Figure 25. Recommended Layout**

## 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Development Support

##### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS3702. The [TPS3702CX33EVM-683 evaluation module](#) (and [related user guide](#)) can be requested at the Texas Instruments website through the product folders or purchased directly from the [TI eStore](#).

#### 11.1.2 Device Nomenclature

**Table 3** shows how to decode the function of the device based on its part number, with TPS3702CX33 used as an example.

**Table 3. Device Naming Convention**

| DESCRIPTION                                                             | NOMENCLATURE | VALUE                                               |
|-------------------------------------------------------------------------|--------------|-----------------------------------------------------|
| TPS3702<br>(high-accuracy window comparator family)                     | —            | —                                                   |
| C<br>(nominal thresholds as a percent of the nominal monitored voltage) | A            | SET pin high = $\pm 2\%$ , SET pin low = $\pm 6\%$  |
|                                                                         | B            | SET pin high = $\pm 3\%$ , SET pin low = $\pm 7\%$  |
|                                                                         | C            | SET pin high = $\pm 4\%$ , SET pin low = $\pm 9\%$  |
|                                                                         | D            | SET pin high = $\pm 5\%$ , SET pin low = $\pm 10\%$ |
| X<br>(hysteresis option)                                                | X            | 0.55%                                               |
|                                                                         | Y            | 1.0%                                                |
| 33<br>(nominal monitored voltage option)                                | 10           | 1.0 V                                               |
|                                                                         | 12           | 1.2 V                                               |
|                                                                         | 18           | 1.8 V                                               |
|                                                                         | 33           | 3.3 V                                               |
|                                                                         | 50           | 5.0 V                                               |

**Table 4** shows the released versions of the TPS3702, including the nominal undervoltage and overvoltage thresholds. Contact the factory for details and availability of other options shown in **Table 3**; minimum order quantities apply.

**Table 4. Released Device Thresholds**

| PRODUCT     | NOMINAL SUPPLY (V) | HYSTERESIS (%) | UV THRESHOLD (V)<br>SET $\leq V_{IL(SET)}$ | UV THRESHOLD (V)<br>SET $\geq V_{IH(SET)}$ | OV THRESHOLD (V)<br>SET $\leq V_{IL(SET)}$ | OV THRESHOLD (V)<br>SET $\geq V_{IH(SET)}$ |
|-------------|--------------------|----------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|
| TPS3702CX10 | 1.0                | 0.5            | 0.91                                       | 0.96                                       | 1.09                                       | 1.04                                       |
| TPS3702CX12 | 1.2                | 0.5            | 1.09                                       | 1.15                                       | 1.31                                       | 1.25                                       |
| TPS3702AX18 | 1.8                | 0.5            | 1.69                                       | 1.76                                       | 1.91                                       | 1.84                                       |
| TPS3702CX18 | 1.8                | 0.5            | 1.64                                       | 1.73                                       | 1.96                                       | 1.87                                       |
| TPS3702AX33 | 3.3                | 0.5            | 3.10                                       | 3.23                                       | 3.50                                       | 3.37                                       |
| TPS3702CX33 | 3.3                | 0.5            | 3.00                                       | 3.17                                       | 3.60                                       | 3.43                                       |
| TPS3702CX50 | 5.0                | 0.5            | 4.55                                       | 4.80                                       | 5.45                                       | 5.20                                       |

## 11.2 Documentation Support

### 11.2.1 Related Documentation

*Optimizing Resistor Dividers at a Comparator Input, [SLVA450](#)*

*TPS3702CX33EVM-683 Evaluation Module, [SBVU026](#)*

## 11.3 Trademarks

All trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

 ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

[SLYZ022](#) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| TPS3702AX18DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAUO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702AX18DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAUO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702AX33DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAPO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702AX33DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAPO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX10DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZARO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX10DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZARO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX12DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAVO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX12DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAVO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX18DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAWO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX18DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAWO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX33DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAQO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX33DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZAQO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX50DDCR  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZASO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TPS3702CX50DDCT  | ACTIVE        | SOT-23-THIN  | DDC             | 6    | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 125   | ZASO                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TPS3702 :**

- Automotive: [TPS3702-Q1](#)

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TPS3702AX18DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702AX18DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702AX33DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702AX33DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX10DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX10DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX12DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX12DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX18DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX18DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX33DDCR | SOT-         | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
|                 | 23-THIN      |                 |      |      |                    |                    |         |         |         |         |        |               |
| TPS3702CX33DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX50DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TPS3702CX50DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 179.0              | 8.4                | 3.2     | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3702AX18DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702AX18DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702AX33DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702AX33DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702CX10DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702CX10DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702CX12DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702CX12DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702CX18DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702CX18DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702CX33DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |

---

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3702CX33DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |
| TPS3702CX50DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS3702CX50DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 195.0       | 200.0      | 45.0        |

## DDC (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AA (6 pin).

4204403-3/E 06/05

DDC (R-PDSO-G6)

PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (<http://www.ti.com/sc/docs/stdterms.htm>) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.